

# MODELING OF PID CONTROLLER BASED SMPS USING FPGA

SHUBHANGI V. PATIL<sup>1</sup>, TEJASHREE R. SHUKLA<sup>2</sup>, PARESH J. SHAH<sup>3</sup>

M.E. SCHOLAR, DEPARTMENT OF ELECTRONICS AND TELECOMMUNICATION, SSBTS COLLEGE OF ENGINEERING AND

TECHNOLOGY, BAMBHORI, JALGAON, INDIA<sup>1</sup>

M.E. SCHOLAR, DEPARTMENT OF ELECTRONICS AND TELECOMMUNICATION, SSBTS COLLEGE OF ENGINEERING AND

#### TECHNOLOGY, BAMBHORI, JALGAON, INDIA<sup>2</sup>

ASSOCIATE PROFESSOR, DEPARTMENT OF ELECTRONICS AND TELECOMMUNICATION, SSBTS COLLEGE OF ENGINEERING AND

TECHNOLOGY, BAMBHORI, JALGAON, INDIA<sup>3</sup>

Abstract-This paper presents a proportional integral derivative (PID) controller model for buck converter topology of switch mode power supply (SMPS). PID controller in terms of the settling time while exhibiting a greater degree of robustness regarding disturbance rejection represented by severe changes in static and dynamic loads. The controller is used to change the duty cycle of the converter and thereby, the voltage is regulated. The buck converter, P, PI and PID controller are modeled and are evaluated by computer simulations. It has been found that the transient performance and steady state performance is improved using PID controller. SMPS design can produce very compact and lightweight supplies. Power conversion efficiencies of SMPS are 70 & 80 %. Implementation of SMPS by using FPGA, it gives the better performance and faster transient response. Improves the steady state performance and transient response by using PID controller, it is possible to design stable, efficient and ruggedized SMPS which has faster transient response for dynamically switching loads. In SMPS the switching action means the series regulator element is either on or off and therefore little energy is dissipated as heat and very high efficiency levels can be achieved. As a result of the high efficiency and low levels of heat dissipation, the switch mode power supplies can be made more compact. Switch mode power supply technology can be sued to provide high efficiency voltage conversions in voltage step up or boost applications or step down buck applications.

**Keywords-** buck converter, dc-dc power conversion, proportional integral derivative (PID), control systems and field programmable gate arrays (FPGA).

# I. INTRODUCTION

SMPS design can produce very compact and light weight supplies. Furthermore, by employing high switching frequencies, the sizes of the power transformer and associated filtering components in the SMPS are dramatically reduced in comparison to the linear. For example, an SMPS operating at 20 kHz produces a 4 times reduction in component size, and this increases to about 8 times at 100 kHz and above. This means an SMPS design can produce very compact and lightweight supplies. This is now an essential requirement for the majority of electronic systems. We have to use the DC to DC buck Converter topology to implement the SMPS. These are the simplest configurations possible, and have the lowest component count, requiring only one inductor, capacitor, transistor and diode to generate their single output. DC-DC converters efficiently convert an unregulated DC input voltage into a regulated DC output voltage. Compared to linear power supplies, switching power supplies provide much more efficiency and power density. Switching power supplies employ solid-state devices such as transistors and diodes to operate as a switch: either completely on or completely off. Energy storage elements, including capacitors and inductors, are used for energy transfer and work as a low-pass filter [5]. Buck converter is used to convert unregulated dc input to a controlled dc output with a desired voltage level. Together with buck is PID controller that uses to control the behaviors of the system in linear. This system is a close loop system with feedback.

A PID controller is a generic control loop feedback mechanism widely used in industrial control systems. A PID controller attempts to correct the error between a measured process variable and a desired set point by calculating and then outputting a corrective action that can adjust the process accordingly [4]. The PID controller calculation (algorithm) involves three separate parameters; the proportional, the integral and derivative values. The proportional value determines the reaction to the current error, the integral determines the reaction based on the sum of recent errors and the derivative determines the reaction to the rate at which the error has been changing. The weighted sum of these three actions is used to adjust the process via a control element such as the position of a control valve or the power supply of a heating element. By tuning the three constants in the PID controller algorithm the PID can provide control action designed for specific process requirements. The response of the controller can be described in terms of the responsiveness of the controller to an error, the degree to which the



controller overshoots the set point and the degree of system oscillation. Note that the use of the PID algorithm for control does not guarantee optimal control of the system [4].

Digital PID control algorithm is simple because of its good robustness and high reliability, widely used in DC/DC converters digital control areas. Currently, the number of PID parameters, often through trial and error tuning, time-consuming, and poor control performance, adaptability is poor. It has long been seeking a more efficient digital PID parameter tuning methods.

Pulse width modulation (PWM) is the main part in designing a buck converter. By using PWM control, regulation of output voltage is achieved by varying the duty cycle of the switch. Duty cycle refers to ratio of the period where power semiconductor is kept ON to the cycle period. PWM is a powerful technique for controlling analog circuits with a processor's digital outputs [4]. PWM is employed in a wide variety of applications, ranging from measurement and communications to power control and conversion. Control of PWM is usually affected by an IC is necessary for regulating the output. The transistor switch is the most important thing of the switched supply and controls the power supplied to the load. It is also stated that Power MOSFET's. Choosing of transistor also must consider its fast switching times and able to withstand the voltage spikes produced by the inductor [4].

This is presented the design of a classic PID control and a digital pulse width modulator (DPWM) as the main module for a buck converter. Buck converter is controlled through a high-bandwidth multi sampled digitally controller using ripple compensation. The multisampling techniques reduce the PWM phase lag, ultimately breaking the bandwidth limitation. The proposed control is a feedback technique and needs no preliminary knowledge of converter parameters [1]. PID controllers are used in more than 95% of closed-loop industrial processes. It can be tuned by operators without extensive background in Controls, unlike many other modern controllers that are much more complex but often provide only marginal improvement. In fact, most PID controllers are tuned on-site [1].

With regard to robust controllers implemented on a FPGA, for the regulation of the output voltage of the buck converter, the study in [17] presents a comparison between two PID average controllers. In the recent years, technology advances in very-large-scale integration (VLSI) have made digital control of DC-DC converters. FPGA-based digital PID controller is proposed because the operations on FPGA are hardware compatible operations. However, FPGA-based digital PID controller still needs multipliers for computation. These multipliers will decrease the speed of processing time because the multiplying stage is a consumption process which introduces propagation delay and uses large part of silicon area. FPGAs provide an attractive architecture for power electronics control systems due to their ability to produce custom high-frequency, low-latency (ns) gating signals, ability to place DPWM and dead-time circuits in dedicated hardware, high speed true-parallel digital signal processing capabilities, and silicon-gate-level (SGL)user configurability. Due to the fast changing requirements of the smart grid and renewable energy markets, the inherent field re-configurability of FPGAs is also attractive from the perspective of long-term support, maintenance and interoperability with evolving standards and communication protocols.

The lowest cost FPGAs on the market have now reached the \$5 range in high-volume, which makes them attractive not only for proof-of-concept research prototypes but also for mass-produced converters. While FPGAs have been the dominant control platform for research in high-frequency, low-power SMPS in the last decade, industry development teams have been challenged to incorporate FPGAs as the main processing unit for a number of reasons [9]. First, FPGA development remains outside the reach of many skilled power electronics designers, since it requires register-transfer-level (RTL) programming methods, such as Verilog and VHDL.

#### II. DC – DC BUCK CONVERTER USING PID CONTROLLER

Fig. 1 shows the block diagram of the FPGA-based SMPS using DC-DC Buck Converter based on the PID controller. The parameter values for the "buck" converter and the specifications were given in the previous section. The values of the design coefficients used by the PI and PID controllers were obtained based on the design requirements given in the previous section. The only external hardware connected to the FPGA in measuring the "buck" converter output voltage was an ADC (ADC0820) [1]. Fig.1 shows the block diagram of the FPGA-based control system based on the PID controller.





Fig1 Block diagram of the FPGA-based control system using the PID controller

A. BUCK CONVERTER MODEL



Fig.2 Buck converter model

Applying Kirchoff's voltage law to the buck converter circuit as shown in fig. 2

$$-V_i D + L \frac{di_L}{dt} + V_0 = 0 (1)$$

Where  $V_i$  is input voltage of buck converter

D is duty cycle for which MOSFET is ON

L is value of inductor

i<sub>L</sub> is current flowing through inductor

 $V_0$  is output voltage of buck converter

Applying Laplace transform to equation (1)

$$-V_i D + Li_L s + V_0 = 0 \tag{2}$$

Applying Kirchoff's current law to the buck converter circuit shown in fig.1 (2)

$$i_L - \frac{V_o}{R} - C \frac{dV_0}{dt} = 0$$
(3)

Where R is load resistor of buck converter and C is output capacitance of buck converter Using Laplace transform for above equation (3) and rearranging terms for  $i_L$  so that we can replace it in equation (2)

$$i_{L} = \frac{V_{0}}{2} + CV_{0}s = 0$$
(4)

Using value of  $i_L$  from above equation (4) into equation (2)

$$\left[s^{2} + \left(\frac{1}{RC}\right)s + \frac{1}{LC}\right]V_{0} = \left[\frac{V_{i}}{LC}\right]D$$
(5)

Where D is duty cycle of PWM signal of buck converter which is output of our PID controller model of buck converter and output voltage  $V_0$  is used as input of model, hence transfer function can be written as

$$\frac{D(s)}{V_0} = T.F. = \frac{s^2 + \left(\frac{1}{RC}\right)s + \frac{1}{LC}}{\frac{V_i}{LC}}$$
(6)

Similarly equation of PID controller is

$$D = K_p \left( \left[ V_{ref} - V_0 \right] + \frac{1}{T_i} \int_0^t \left[ V_{ref} - V_0 \right] dt + T_d \frac{d \left[ V_{ref} - V_0 \right]}{dt} \right)$$
(7)

(14)



International Journal of Innovative Research in Science, Engineering and Technology Vol. 1, Issue 2, December 2012

Let 
$$V_{err} = V_{ref} - V_0$$
 (8)

Separating terms of  $V_{ref}$  and  $V_0$  in equation (7)

$$D = K_p \left( V_{ref} + \frac{1}{T_i} \int_0^t V_{ref} dt + T_d \frac{dV_{ref}}{dt} \right) - K_p \left( V_0 + \frac{1}{T_i} \int_0^t V_0 dt + T_d \frac{dV_0}{dt} \right)$$
(9)

Solving terms in equation (9)

$$D = K_p V_{ref} \left( 1 + \frac{t}{T_i} \right) - K_p \left( V_0 + \frac{1}{T_i} \int_0^t V_0 dt + T_d \frac{dV_0}{dt} \right)$$
(10)

Term containing V<sub>ref</sub> is constant part of PWM duty cycle and duty cycle of PWM signal will vary as per change in V<sub>o</sub> Taking Laplace transform of equation (10)

$$D = K_p V_{ref} \left( 1 + \frac{t}{T_i} \right) - K_p \left( V_0 + \frac{V_0}{T_i s} + T_d V_0 s \right)$$
  
$$D = D_{init} + D(s)$$
(11)

Transfer function of PID controller is-

$$T.F. = \frac{D(s)}{V_0} = -K_p \left( 1 + \frac{1}{T_i s} + T_d s \right)$$
(12)

Equating RHS of equation (6) and equation (12) and rearranging terms for orders of s

$$s^{3} + \left[\frac{1}{RC} + \frac{EK_{p}T_{d}}{LC}\right]s^{2} + \left[\frac{1 + EK_{p}}{LC}\right]s + \frac{EK_{p}}{LCT_{i}} = 0$$
(13)

The equation (12) becomes is of Third order Hurwitz polynomial form

 $s^{3} + (\alpha + 2\varepsilon\omega_{n})s^{2} + (2\varepsilon\omega_{n}\alpha + \omega_{n}^{2})s + \omega_{n}^{2}\alpha = 0$ Equating orders of equation (13) and (14) we got

$$K_p = \frac{2\varepsilon\omega_n \alpha LC + \omega_n^2 LC - 1}{E}$$
(15)

$$T_i = \frac{\frac{EK_p}{LC\alpha\omega_n^2}}{\frac{1}{1}}$$
(16)

$$T_d = \frac{LC\left[\alpha + 2\varepsilon\omega_n - \frac{1}{RC}\right]}{EK_p} \tag{17}$$

Damping coefficient of  $\varepsilon = 0.707$ ,  $\alpha = 1000$ Natural frequency of  $\omega_n = 2500$ Input voltage  $V_i = 24 V$ R is load resister =100  $\Omega$ C is output capacitance  $= 470 \mu F$ L is inductor = 1mH, Putting above value in equation (15), (16), (17) We get the values of  $K_p$ ,  $T_i$ ,  $T_d$ 

$$K_p = 0.15$$
  
 $T_i = 0.001225$   
 $T_d = 0.000589$ 

B. IMPLEMENTATION OF PID CONTROLLER MODEL

PID controller equations need to be converted in discrete format so that it can be simulated and implemented. Considering equation (7)

$$D = K_p [V_{ref} - V_0] + \frac{K_p}{T_i} \int_0^t [V_{ref} - V_0] dt + K_p T_d \frac{d[V_{ref} - V_0]}{dt}$$
$$D(n+1) = D_p(n+1) + D_i(n+1) + D_d(n+1)$$

(18)Equating equation (7) and (18) and getting following equation (separating proportional, integral and derivative parts)  $D_p = K_p V_{err}$ 

$$D_d = K_d \frac{dV_{err}}{dt}$$
(20)

$$D_i = K_i \int_0^t V_{err} dt$$
(21)  
 $K_p$  is Proportional gain

$$K_i$$
 is integral gain =  $\frac{K_p}{T_i}$ 

$$K_d$$
 is derivative gain =  $K_p T_d$ 

Integral is defined by

$$I = \int_0^t V_{err} \, dt$$

Its discrete approximation is defined as

$$I(n+1) = V_{err}(n+1)T + I(n)$$

(22)

Copyright to IJIRSET

www.ijirset.com

162



$$D_i(n+1) = K_i[V_{err}(n+1)T + I(n)]$$

Discrete approximation of derivative is defined as

$$D_{d} = K_{d} \frac{dV_{err}}{dt}$$

$$D_{d}(n+1) = K_{d}D(n+1)$$

$$D(n+1) = \frac{V_{err}(n+1) - V_{err}(n)}{T}$$

$$D_{d}(n+1) = K_{d} \frac{V_{err}(n+1) - V_{err}(n)}{T}$$
(23)

Putting equation (19), (22), (23) in equation (18)

$$D(n+1) = K_p V_{err}(n+1) + K_i [V_{err}(n+1)T + I(n)] + K_d \frac{V_{err}(n+1) - V_{err}(n)}{T}$$
(24)

Above equation is used to implement PID controller model of buck converter topology of SMPS, here  $V_{err}$  acts as feedback for duty cycle calculation.

C. SIMULATION RESULTS OF BUCK CONVERTER

Below mentioned Fig.3 shows transient response of buck converter model, output voltage is set at 18 V, output slowly reaches to 18 V (just within 6 ms) which is reference voltage and error is difference of output voltage and reference voltage.





Fig. 4 shows response of model when it is subjected to dip in a voltage because of sudden change in load model restores output voltage within 4 ms and also avoids overshoots in output i.e. increments duty cycle of PWM signal gradually. Similar results were found for voltage rise as well.



Fig. 4 Response of model to 40% voltage dip

#### III. FPGA MODEL OF BUCK CONVERTER

The basic VHDL module is an introduction to the VHSIC hardware description language and its fundamental concepts. VHDL is a language specifically developed to describe digital electronic hardware and its attributes. VHDL is a flexible language and can be applied to many different design situations. This language has several key advantages, including technology independence and a standard language for communication. The module describes many of the advantages of using VHDL and a short history of the language. This section of the paper deals with FPGA Module for dc-dc Buck



converter. Here discussed the FPGA and their logic block. Also shows the Technology schematic view using Spartan 3 family of XC3S400 FPGA and PQ 208 packages. Simulation results of PID controller, PWM signal dc- dc buck converter.

### A. PID CONTROLLER

Table1 show the Device utilization summary. This is the synthesis report. Here logic utilization is used. Like 22 number of slices is used and its utilization is 0.61%, numbers of slices flip flop is 23 and utilization is 0.32%, 4 input look up tables is 23and utilization is 0.32%, bonded input output block is 18 and utilization is 12.7%, numbers of multipliers is 2 and utilization is 12.5% and numbers of GCLKs is 1 and utilization is 12.5%.

| Device Utilization Summary (estimated values) |      |           |             |  |  |
|-----------------------------------------------|------|-----------|-------------|--|--|
| Logic Utilization                             | Used | Available | Utilization |  |  |
| Number of slices                              | 22   | 3584      | 0.61%       |  |  |
| Number of slices Flip Flops                   | 23   | 7168      | 0.32%       |  |  |
| Number of 4 input LUTs                        | 23   | 7168      | 0.32%       |  |  |
| Number of bonded IOBs                         | 18   | 141       | 12.7%       |  |  |
| Number of MULT 18×18s                         | 2    | 16        | 12.5%       |  |  |
| Number of GCLKs                               | 1    | 8         | 12.5%       |  |  |

Table 1 Synthesis report of PID controller

Output of the PID controller is PWM signal here K1 = Kp + Ki + Kd, K2 = -Kp-2Kd, k3 = Kd. Kp is proportional gain, Ki is the integral gain, Kd is the derivative gain. Input of the PID controller is the e\_in clk signal & reset. u\_out is the output of the PID controller. Kp is use to reduced the rise time, to decrease the rise time. Ki is use to eliminate the steady-state error, Kd use to reduce the overshoot and settling time.

Fig. 5 shows the technology schematic view of PID controller by using Spartan 3 family of XC3S400 and PQ 208 package of FPGA. In this view get look up table, truth table and K map.



Fig. 5 Technology schematic view of PID Controller

Fig. 6 shows the simulation result of PID controller. PID controller gives the faster transient response and better performance. Improve the steady state performance and transient performance. Using PID controller.



Fig. 6 Simulation result of PID Controller



# B. PWM MODEL

A single up-down counter unit and one comparator unit are used to create the PWM signal required to drive the buck converter. The maximum count value of the counter, in conjunction with the speed of the clock used to drive the counter, determines the PWM period frequency. The counter counts from zero to its maximum value and then from its maximum value to zero. The period of the PWM is measured from zero point to zero point in the counter cycle. The compare unit compares the count value from the counter unit with the PID controller output value.

Table 2 show the Device utilization summary. Here logic utilization is used. Like 9 number of slices is used and its utilization is 0.25%, numbers of slices flip flop is 9 and utilization is 0.12%, 4 input look up tables is 18 and utilization is 0.25%, bonded input output block is 11 and utilization is 7.80%, and numbers of GCLKs is 1 and utilization is 12.5%. Table 2 Synthesis report of PWM signal

| Device Utilization Summary (estimated values) |      |           |             |  |  |
|-----------------------------------------------|------|-----------|-------------|--|--|
| Logic Utilization                             | Used | Available | Utilization |  |  |
| Number of slices                              | 9    | 3584      | 0.25%       |  |  |
| Number of slices Flip Flops                   | 9    | 7168      | 0.12%       |  |  |
| Number of 4 input LUTs                        | 18   | 7168      | 0.25%       |  |  |
| Number of bonded IOBs                         | 11   | 141       | 7.80%       |  |  |
| Number of GCLKs                               | 1    | 8         | 12.5%       |  |  |

Fig. 7 shows the technology schematic view of PWM signal by using Spartan 3 family of XC3S400 and PQ 208 package of FPGA. In this view get look up table, truth table and K map. In this technology schematic PWM is a powerful technique for controlling analog circuits with a processor's digital outputs. In this block A, clk and reset are the input of PWM signal and PWM is the output. To generate PWM signal the comparator and counter is used.



Fig. 7 Technology schematic view of PWM Signal

Fig. 8 shows the simulation result of PWM signal by using the FPGA. Get the PWM signal and also get the duty cycle of PWM signal, period and offset time. Duty cycle refers to ratio of the period where power semiconductor is kept ON to the cycle period.



Fig. 8 Simulation result of PWM signal

# C. DC-DC BUCK CONVERTER

Table 3 show the Device utilization summary. Here logic utilization is used. Like 34 number of slices is used and its utilization is 0.94%, numbers of slices flip flop is 40 and utilization is 0.55%, 4 input look up tables is 49and utilization is 0.68%, bonded input output block is 21 and utilization is 14.8%, numbers of multipliers is 2 and utilization is 12.5% and numbers of GCLKs is 2 and utilization is 25%.



| nternational Journal of Innovative Research in Science | , Engineering and Technology |
|--------------------------------------------------------|------------------------------|
| Vol. 1, Issue 2, December 2012                         | 2                            |

| Device Utilization Summary (estimated values) |      |           |             |  |  |
|-----------------------------------------------|------|-----------|-------------|--|--|
| Logic Utilization                             | Used | Available | Utilization |  |  |
| Number of slices                              | 34   | 3584      | 0.94%       |  |  |
| Number of slices Flip Flops                   | 40   | 7168      | 0.55%       |  |  |
| Number of 4 input LUTs                        | 49   | 7168      | 0.68%       |  |  |
| Number of bonded IOBs                         | 21   | 141       | 14.8%       |  |  |
| Number of MULT 18×18s                         | 2    | 16        | 12.5%       |  |  |
| Number of GCLKs                               | 2    | 8         | 25%         |  |  |
|                                               |      |           |             |  |  |

Table 3 Synthesis report of dc-dc buck converter

Fig. 9 shows the technology schematic view of dc-dc buck converter by using Spartan 3 family of XC3S400 and PQ 208 package of FPGA. In this view get look up table, truth table and K map. In this block err is a 8 bit ,clk input of PWM, reset input of PID, reset input of PWM is the input of dc-dc buck converter. Clk output of PID, pwm\_o is the output of buck converter and pid\_out is the output of PID controller.



Fig. 9 Technology schematic view of DC-DC buck Converter

Fig. 10 shows the simulation result of buck converter. We get the clk output of PID, output of buck converter in the form of PWM. Also get duty cycle of PWM. Get the Period and offset time.



Fig. 10 Simulation result of DC-DC Buck Converter

#### **IV. CONCLUSION**

In this paper, the PID control scheme is applied for output voltage regulation in a dc-dc buck converter. The performance of the PID control action was compared under several load conditions. Above results shows that using PID controller, it is possible to design stable, efficient and ruggedized buck converter which has faster transient response for dynamically switching loads. PID controller has a better transient response than that achieved with control action. When connect static and dynamic loads to the buck converter output, observed that the PID control results in a significantly faster response that obtained with regard to the output voltage recovery time to the desired reference. By using PID control action can be used to design switched-mode power supplies with efficiency greater than 90%.



Digital SMPS using PID controller model can remove the disadvantages of analog SMPS, like noise, transient spikes by using PWM techniques. Digital SMPS can provide numerous advantages for low power applications like robustness, flexibility & IP reuse and the very compact and lightweight supplies and reduce the cost. In digital SMPS the switching action means the series regulator element is either on or off and therefore little energy is dissipated as heat and very high efficiency levels can be achieved.

#### ACKNOWLEDGMENT

First of all, I would like to thanks my guide Prof. P. J. Shah at department of Electronic and Telecommunication of Shram Sadhana Bombay Trust's College of Engineering and Technology, Jalgaon, Maharashtra for guidance during my work and for reading and comments on the manuscript of this thesis. The work described in this paper was supported by a research laboratory and digital library provided by SSBT COET, Jalgaon, Maharashtra. Finally, I would like to thank my husband and my family for supporting me.

#### REFERENCES

- Eric William Zurita- Bustamante, "A Comparison between the, GPI and PID controllers for the stabilization of a DC-DC buck converter: and a field programmable gate array implementation" IEEE transactions on industrial electronics, Vol. 58, No. 11, pp. 1-12, November2011.
- [2] Paresh J. Shah, Rakesh Saxena, M.P.S. Chawla, "Digital filter design with harmonics estimation for power supplies", Springer journal of the institution of engineers, Vol.93, No. 2, 73-79, July 2012.
- [3] Myaing and V. Dinavahi, "FPGA-based real-time emulation of power electronic systems with detailed representation of device characteristics", IEEE transactions on industrial electronics, vol. 58, no. 1, pp. 300-368, Jan. 2011.
- [4] M. Cirstea and A. Dinu, "A VHDL holistic modeling approach and FPGA implementation of a digital sensor less induction motor control scheme," IEEE transactions on industrial electronics, Vol.54, No.4, pp.153-186, Aug. 2007.
- [5] Y. F. Chan, M. Moallem, and W. Wang, "Design and implementation of modular FPGA-based PID controllers," IEEE transaction on industrial electronics, Vol. 54, no. 4, pp. 1108–190, August, 2007.
- [6] L. Corradini, P. Mattavelli, E. Tedeschi, and D. Trevisan, "High-bandwidth multi sampled digitally controlled dc-dc converters using ripple compensation," IEEE transaction on industrial electronics, Vol. 55, No. 4, pp. 1–8, April, 2008.
- [7] M.He and J. Xu, "Nonlinear PID in digital controlled buck converters," IEEE 22nd Annual conference, APEC, pp. 1–30, 2007.
- [8] Paresh J. Shah, Rakesh Saxena "Design and modeling of a digital controller for SMPS", International journal of power electronics and energy, Vol. 1, No. 1, CASER, pp. 1-9, 2012.
- [9] Paresh J. Shah, Rakesh Saxena, M.P.S.Chawla, "FPGA based Digitized Power supplies", IEEE Fifth India international conference on power electronics, Dec 6-8, 2012.
- [10] Vikas Gupta, Dr Kavita Khare, Dr R. P. Singh, "Efficient FPGA Design and Implementation of Digital PID Controllers in Simulink", International journal of recent trends in engineering, Vol. 2, No. 6, pp. 1-4, November, 2009.
- [11] Shubhangi V. Patil, Paresh. J. Shah, "PID Controller based model for DC-DC buck converter", IEEE national conference on technological research in electrical & electronics engineering, SAIT, Indore, pp. 1-5, 9-10 October, 2012.
- [12] Muhamad Farhan Bin Umar Baki, "Modeling and Control of dc to dc converter (buck)", National conference on UMP, pp. 1-27, May 2008.
- [13] K. J. Astrom & T. Hagglund, "Discrete PID controllers theory, design, and tuning", International society for measurement and conference, pp 1-10, 2007.
- [14] Yankai XU, Kai Shuang Shan Jiang Xiaoliang Wu, "FPGA implementation of a best-precision fixed- point digital PID controller", International conference on measuring technology and mechatronic automation, pp. 1-10, December 23,2009.
- [15] Jinghua Zhong, Astrom K. J. and Hagglund T.H, "New tuning methods for PID Controllers", 3rd European Control Conference, Purdue University, Springer, PP.1-13, 2006.
- [16] S. Saggini, W. Stefanutti, P. Mattavelli, and Carrera, "Efficiency estimation in digitally-controlled dc-dc buck converters based on single current sensing," IEEE transactions on power electronics, PESC, pp. 120–358, 2008.
- [17] Brian MacCleery, Olivier Trescases, Muris Mujagic, "A new platform and methodology for system-level design of next-generation FPGA-based digital SMPS", IEEE transactions on industrial electronics, Vol. 54, no. 4, pp. 1-8, August. 2007.
- [18] Nazeih Botros, "HDL programming fundamentals: VHDL and Verilog" Da Vinci Engineering press, Bostan, 2007. (Book)
- [19] Charles H. Roth, "Digital systems design using VHDL". Thomson Asia. Singapore, 2002. (Book)
- [20] Ned Mohan, T.M. Undeland and W.P. Robbins, "Power electronics, converters application, and design", John Wiley and sons, third edition, 2010. (Book)
- [21] M.H. Rashid, "Power electronics circuits, devices and application" third edition, Pearson education, 2012. (Book)
- [22] Saran, S. Palla, A. Srivastava, and N. Schulz, "Real time power system simulation uses rtds and nipxi," Power symposium, national conference on NAPS. 40th North American publications, pp. 1–6, Sept. 2008.
- [23] Pavel V. Nikitin, C.-J. Richard Shi "VHDL-AMS based modeling and simulation of mixed-technology Microsystems": a tutorial Mixed-Signal CAD Research Laboratory, Department of electrical engineering, University of Washington, Seattle, WA 98195, USA, pp.1-261, December 5, 2007.

# **Biography**



**Shubhangi V. Patil** was born in India in 1988. She received the B.E. degree in Electronic and Telecommunication from Shram Sadhana Bombay Trust's College of Engineering and Technology, Jalgaon, North Maharashtra University. She is perusing M.E. from Shram Sadhana Bombay Trust's College of Engineering and Technology, Jalgaon, Maharashtra. She has published 1 paper in national conference. Her special field of interest is VLSI design, Embedded system.





Tejashree R. Shukla She was born 1987 in India. She completed her bachelor degree in the Electronics and Communication from North Maharashtra University, Jalgaon, India. Currently she is pursuing her M. E. in Digital Electronics. Her area of interest includes Power Electronics, FPGA applications to Power Electronics and PWM generation, Power Converters. So far she has presented one paper in national level conference.



Paresh J. Shah was born in India in 1967. He received the B.E. degree in Industrial Electronics Engineering from Amravati University, Maharashtra in1989. He has completed M.E. degree in Power Electronics from SGSITS, Indore in 1997, with Distinction. He is also perusing Ph. D. from SGSITS, Indore, Madhya Pradesh. He has published 3 papers in international journals, 1 paper in national journal, 7 papers in international conferences and 18 papers in national conferences. At present he is working as Associate Professor in E&TC department at Shram Sadhana Bombay Trust's College of Engineering and Technology, Jalgaon, Maharashtra. He has also received Shiksha Ratan Puraskar for his research activity on 08/09/2010. His special field of interest is Power Electronics, Power Quality and VLSI design.